# COMPUTER ORGANIZATION (CSE 331) – $2^{ND}$ HOMEWORK MERT GÜRŞİMŞİR – 1901042646

# **FSM for The Control Unit of the Multiplier**



Here, I tried to implement ASM given in the homework PDF as FSM so that I can write the code looking from this machine. Then I have implemented this FSM in the control v file.

I couldn't fully manage to implement multiplication. So some parts are missing.

#### control.v

Here, I tried to implement the ASM by looking at the code that we have written in the problem session.

First we determine the present state and later the next state by using present state.

Inputs are deciding what we are going to do. For example if i is (which is counter) less than 32, we continue with S5, the next state, but if not we continue from beginning.

# datapath.v

Here, we implement the decisions.

If write is 1, I added multiplicand to the left half of the product.

I shifted the product right by 1, incremented the i, control if i is less than 32 or not and clear the i for the restart.

#### alu32.v

We have 8 operations and 3 bits that represent which operation is going to be done as inputs, and Result as output.

We have 8 different modules that are called from alu which are:

- \_32\_bit\_adder
- \_32\_bit\_subtractor
- \_32\_bit\_set\_less\_than
- \_32\_bits\_xor
- \_32\_bits\_and
- \_32\_bits\_or
- \_32\_bits\_nor
- \_8x1\_mux

Decimal results for ADD (000), SUB (001), SLT (110):

```
ALU Results: Result =
                                50, A =
                                                                  34, ALUop = 000
                                                 16, B =
 ALU Results: Result =
                                200, A =
                                                100, B =
                                                                100, ALUop = 000
 ALU Results: Result =
                                53, A =
                                                100, B =
                                                                  47. ALUop = 001
                                                                   3, ALUop = 001
                               102, A =
                                                105, B =
 ALU Results: Result =
 ALU Results: Result = 2868546811, A = 2883523124,
                                                            19242703, ALUop = 011
 ALU Results: Result =
                                 0, A = 4294967295, B =
                                                                  0, ALUop = 100
 ALU Results: Result =
                          17109508, A = 2883523124, B =
                                                           19242703, ALUop = 100
 ALU Results: Result = 4294967295, A = 4294967295, B =
                                                                  0, ALUop = 101
 ALU Results: Result = 2885656319, A = 2883523124, B =
                                                            19242703, ALUop = 101
 ALU Results: Result =
                                  0, A =
                                                100, B =
                                                                  47, ALUop = 110
 ALU Results: Result =
                                  1, A =
                                                100, B =
                                                                 147, ALUop = 110
# ALU Results: Result =
                                 0, A = 4294967295, B =
                                                                  0, ALUop = 111
# ALU Results: Result = 1409310976, A = 2883523124, B =
                                                           19242703, ALUop = 111
```

Binary results for XOR, (011), AND (100), OR (101), NOR (111):

```
ALU Results: Result = 1010101011111010100011011111011, A = 1010101111011110001001001010100, B = 0000000100100101110111011101111, ALUop = 011
                                       ALUop
100
ALU Results: Result = 0000000100000100001001001001000000100, A = 1010101111011111000100100101010, B = 0000000100100111101110111011111, ALUop = 100
ALU Results: Result = 101010111111111111001111011111111, A = 101010111101111100010010010100, B = 00000001001001011001110110111111,
                                       ALUop
                                          101
       0000000000000000000000001100100
ALUop
                                          111
```

#### 32 bit adder.v

We have A, B as 32 bit number, Cln as carry in as inputs; S as result, COut as carry out, and C30 as carry out of 30<sup>th</sup> bit. We call full adder module for each bit.

```
# 32 Bit Adder Test: A =
                                 16, B =
                                                 34, RESULT =
                                                                      50, Cin = 0, Cout = 0
                                165, B =
                                                128, RESULT =
                                                                     293, Cin = 0, Cout = 0
# 32 Bit Adder Test: A =
                                100, B =
                                                100, RESULT =
# 32 Bit Adder Test: A =
                                                                     200, Cin = 0, Cout = 0
# 32 Bit Adder Test: A =
                                  0, B =
                                                  0, RESULT =
                                                                       1, Cin = 1, Cout = 0
# 32 Bit Adder Test: A = 4294967295, B =
                                                 1, RESULT =
                                                                      0, Cin = 0, Cout = 1
```

#### full adder.v

Simple full adder module that is created by 2 half adders and 1 or gate. Takes A, B, Cin as inputs and gives Cout, Sum as outputs.

```
# Full Adder Test: A = 0, B = 0, RESULT = 0, Cout = 0, Cin = 0
# Full Adder Test: A = 0, B = 1, RESULT = 1, Cout = 0, Cin = 0
# Full Adder Test: A = 1, B = 0, RESULT = 1, Cout = 0, Cin = 0
# Full Adder Test: A = 1, B = 0, RESULT = 0, Cout = 1, Cin = 1
```

# half\_adder.v

Simple half adder implementation using 1 xor and 1 and gates. Takes A, B as inputs and gives Sum, Carry as outputs.

```
# Half Adder Test: RESULT = 0, A = 0, B = 0, Cout = 0
# Half Adder Test: RESULT = 1, A = 0, B = 1, Cout = 0
# Half Adder Test: RESULT = 1, A = 1, B = 0, Cout = 0
# Half Adder Test: RESULT = 0, A = 1, B = 1, Cout = 1
```

# \_32\_bit\_subtractor.v

Here, first I get the not of the B (the second number) and than add A and this B's not by giving carry in as 1. With this way, I take negative of B (two's complement) and make the subtraction.

This module takes A, B as inputs and gives SUB (result), Cout, C30 as outputs.

```
# 32 Bit Subtractor Test: A = 34, B = 16, RESULT = 18
# 32 Bit Subtractor Test: A = 165, B = 128, RESULT = 37
# 32 Bit Subtractor Test: A = 100, B = 40, RESULT = 60
# 32 Bit Subtractor Test: A = 0, B = 0, RESULT = 0
```

### \_32\_bit\_set\_less\_than.v

I simply did subtraction for 2 numbers.

If result is negative and there is no overflow, simply take the last bit of the result (sign bit). If result is negative and there is overflow, take the reverse of the last bit.

With this way, we can decide if a number is smaller than other one.

```
# 32 Bit Set-Less-Than Test: A = 34, B = 16, Set = 0
# 32 Bit Set-Less-Than Test: A = 165, B = 166, Set = 1
# 32 Bit Set-Less-Than Test: A = 100, B = 99, Set = 0
# 32 Bit Set-Less-Than Test: A = 0, B = 0, Set = 0
```

# 32 bits xor/and/or/nor.v

In this modules, I simply apply the operation on each bit. These modules takes numbers A, B and gives output Res.

#### \_8x1\_mux.v

Simple 8x1 mux implementation using 2x1 mux we have seen in Logic. These module uses seven 2x1 mux to implement a 8x1 mux. Modules chooses among seven 1-bit inputs by using input S and put result in RES.

```
# 8x1 MUX Test: RESULT = 1, I0 = 1, I1 = 0, I2 = 0, I3 = 0, I4 = 0, I5 = 0, I6 = 0, I7 = 0, S = 000 # 8x1 MUX Test: RESULT = 0, I0 = 1, I1 = 0, I2 = 1, I3 = 1, I4 = 1, I5 = 1, I6 = 1, I7 = 1, S = 001 # 8x1 MUX Test: RESULT = 0, I0 = 1, I1 = 1, I2 = 1, I3 = 1, I4 = 1, I5 = 1, I6 = 1, I7 = 0, S = 111
```

# \_2x1\_mux.v

Simple 2x1 mux implementation using not, and, or gates. Module chooses among two 1-bit inputs by using given S bit and put result in RES.

```
# 2x1 MUX Test: RESULT = 0, I0 = 0, I1 = 0, S = 1
# 2x1 MUX Test: RESULT = 1, I0 = 0, I1 = 1, S = 1
# 2x1 MUX Test: RESULT = 0, I0 = 1, I1 = 0, S = 1
# 2x1 MUX Test: RESULT = 1, I0 = 1, I1 = 0, S = 0
```